

## EAST WEST UNIVERSITY

**Department of Computer Science and Engineering B.Sc. in Computer Science and Engineering Program** Mid Term II Examination, Fall 2020

**Course:** CSE360 – Computer Architecture, Section 3

Instructor: Md. Nawab Yousuf Ali, PhD, Professor, CSE Department

Full Marks:

1 Hour 20 Minutes Time:

Note: There are SIX questions, answer ALL of them. Course Outcome (CO), Cognitive Levels and Mark of each question are mentioned at the right margin.

- 1. A two-way set-associative cache has lines of 64 bytes and a total size of 16 [ CO2, C3, Kbytes. The 128-Mbyte main memory is byte addressable. Show the format of Mark: 3] main memory addresses.
- 2. Examination of the timing diagram of the 8237A indicates that once a block [ CO2, C3, transfer begins, it takes four bus clock cycles per DMA cycle. During the Mark: DMA cycle, the 8237A transfers one byte of information between memory 2+2+3] and I/O devices
  - a. Suppose we clock the 8237A at a rate of 3.5 MHz. How long does it take to transfer one byte?
  - b. What would be the maximum attainable data transfer rate?
  - c. Assume that the memory is not fast enough and we have to insert three wait states per DMA cycle. What will be the actual data transfer rate?
- 3. Consider a hard disk drive having the following specifications

[ CO2, C5, Mark:2+3]

| Rotational speed    | 5000 RPM        |
|---------------------|-----------------|
| Transfer rate       | 50 MB/sec       |
| Average seek time   | 35 milliseconds |
| Controller overhead | 2.5ms           |

- a) Calculate the average rotational latency.
- b) 'What is the average time to read 2.5 KB of data?
- 4. Consider a memory system with the following parameters:

Tc = 150 ns  $Cc = 10^-6 \text{ }/\text{ bit}$ 

 $Tm = 1500 \text{ ns } Cm = 10^-7 \text{ } /bit$ 

[CO2, C3,

Mark:

1+1+3]

- a. What is the cost of 2 MByte of main memory?
- b. What is the cost of 2.5 MByte of main memory using cache memory technology?
- c. If the effective access time is 25% greater than the main memory access time, what is the hit ratio H?
- 5. Assume that the access time is 120ns and the recharge time is 80ns.

[ CO2, C6,

a. What is the memory cycle time?

Mark:

b. What is the maximum data rate this DRAM can sustain, assuming a 2-bit output?

1+2+2]

c. Constructing a 64-bit memory system using these chips yields what data transfer rate?